## GPGPU and Stream Computing



Julian Fietkau

University of Hamburg

June 30th, 2011

#### Things to clear up beforehand...



#### These slides are published under the **<u>CC-BY-SA 3.0</u>** license.

Sources for the numbered figures are in the  $\rightarrow$ list of figures. Non- numbered pictures and illustrations are from the OpenClipArt Project or are based on content from there.

#### Download these slides and give feedback:

http://www.julian-fietkau.de/gpgpu\_and\_stream\_computing

## Agenda

#### Introduction

General Idea of GPGPU Stream Computing

#### Languages

Common Ideas OpenCL CUDA Others Compilation to Intermediary Languages

#### Properties

Programmability Efficiency

#### Prospects and Conclusions

Future Developments Conclusion

## Flynn's Taxonomy

# SISDMISDSIMDMIMD

#### Why Does It Exist?

- How long can Moore's law hold true? → parallelism as a possible answer to computational demands
- "swiss army knife" (generally optimal solution) for parallel programming has not been found
- idea: exploit consumer-grade graphics hardware



#### Microprocessor Transistor Counts 1971-2011 & Moore's Law

Figure 1: Moore's law – 2011

## About Graphics Hardware

- games need to display increasingly realistic objects/scenes in real time
- need to calculate a lot of vertices and a lot of pixels very quickly
   → Pixel/Vertex Shaders, later Unified Shader Model
- consumer market ensures that graphics adapters remain (relatively) cheap
- General Purpose computation on Graphics Processing Units



#### Stream Computing

- idea: operate on a "stream" of data passing through different "kernels"
- related to SIMD
- mitigates some of the difficulties of parallelism on von Neumann architectures as well as simple SIMD implementations like SSE or AltiVec
- first came up in the 70ies, didn't gain much traction as "pure" implementations, but hybrid architectures survived

## Stream Computing Example



Figure 2: Stream Computing Example

#### Common Ideas

modern streaming programming languages...

- ... are verbose about different usage scenarios for memory
- ... help with partitioning problem spaces in a multitude of ways
- ... are not afraid to introduce limitations to faciliate optimization

## $\mathsf{OpenCL}^{^{\mathrm{TM}}}$

■ **Open C**omputing Language, free standard by Khronos<sup>™</sup> Group



Figure 3: OpenCL<sup>™</sup> Application Model

## OpenCL<sup>™</sup> in Detail



Figure 4: OpenCL<sup>™</sup> Problem Partitioning

11 / 21

## CUDA

- NVIDIA's custom framework for high-level GPGPU
  - (it's actually older than OpenCL though)
- same basic idea, but specific to NVIDIA GPUs
- conceptually only minor differences between CUDA and OpenCL
  - biggest one: CUDA is compiled at application compile time while OpenCL is (typically) compiled at application run time
  - also, annoying nomenclature differences (e.g. *shared* vs. *local* vs. *private* memory)

#### Others

There are several more stream processing languages, some of them long in development. Notable:

- Brook (and Brook+)
- Cilk, compare also Intel Array Building Blocks

#### Intermediary Languages

#### Problem

The actual binary code that runs on devices needs to "know" about exact numbers for cores, memory, registers etc., information that is generally not known at compile time.

 $\rightarrow$  compilation to an **intermediary language** like NVIDIA's *PTX* and AMD's *IL*, low-level and assembly-like yet abstracting some hardware limitations

## PTX and AMD IL

#### PTX example

|        | .reg<br>.global | reg .b32 r1, r2;<br>global .f32 array[N]; |        |                     |    |                             |
|--------|-----------------|-------------------------------------------|--------|---------------------|----|-----------------------------|
| start: | mov.b32         | r1,                                       | %tid.x | ;                   |    |                             |
|        | shl.b32         | r1,                                       | r1, 2; |                     | 11 | shift thread id by 2 bits   |
|        | ld.global       | L.b32                                     | r2, ar | <pre>ray[r1];</pre> | 11 | thread[tid] gets array[tid] |
|        | add.f32         | r2,                                       | r2, 0. | 5;                  | 11 | add 1/2                     |

#### AMD IL example

```
sample_resource(0)_sampler(0) r0.x, v0.xy00
mov r2.x, r0.xxxx
dcl_output_generic o0
ret
```

## Programmability

- as they're mostly custom versions of C, GPGPU languages are rather simple to pick up for someone with C experience
- OpenCL<sup>™</sup> and CUDA both look slightly boilerplate-y for small tasks
  - □ hypothesis: they might not be *designed* for small tasks
- disadvantage of the cutting edge: toolchain maturity might be lacking
- watch out for vendor dependencies!

## Efficiency

- hard to find actual data
- optimizations and proficiency might skew the results
- conceptual similarities indicate that implementations would also be similar
- CUDA can get a (constant) head start vs. OpenCL<sup>™</sup> due to being precompiled
- CUDA might generally perform faster, sometimes significantly, than OpenCL (but take this with a grain of salt)

## Things to Come

The future remains notoriously hard to predict.

- at the moment, we see increased interest in specialized GPGPU boards (cf. NVIDIA Tesla and AMD FireStream)
- OpenCL promotes device flexibility at the cost of efficiency no way to know if this strategy will win
- Intel pushes for integrated solutions with more processing power (cf. Sandy Bridge, Ivy Bridge)

#### Conclusion

- GPGPU is a viable way to to massively parallel work even on a home PC
- will be further developed and refined, knowledge may be valuable

### Weblinks

#### AMD Developer Central: Introduction to OpenCL<sup>™</sup> Programming

http://developer.amd.com/zones/openclzone/...-may-2010.aspx

GPGPU: OpenCL<sup>™</sup> (Università di Catania)

http://www.dmi.unict.it/~bilotta/gpgpu/notes/11-opencl.html

#### **NVIDIA: PTX ISA Version 2.1**

http://developer.download.nvidia.com/compute/.../ptx\_isa\_2.1.pdf

AMD: High Level Programming for GPGPU http://coachk.cs.ucf.edu/courses/CDA6938/s08/AMD\_IL.pdf

#### List of figures

- 1 Moore's Law 2011, by Wgsimon via Wikimedia Commons, CC-BY-SA
- 2 Stream Computing Example, by Kallistratos via German Wikipedia, public domain
- 3 OpenCL Simple Kernel Exec, by Joachim Weging, CC-BY-SA
- 4 OpenCL Problem Partitioning, by Joachim Weging, CC-BY-SA